Web Analytics
Datasheet
Teiledatenblatt > FIFO Controller IC > Integrated Device Technology > 72221L25JG Datenblatt-PDF > 72221L25JG Anwendungshinweis Seite 1/14
72221L25JG
€ 9.47
Preis von AiPCBA

72221L25JG Anwendungshinweis - Integrated Device Technology

Aktualisierte Uhrzeit: 2025-06-15 23:48:26 (UTC+8)

72221L25JG Anwendungshinweis

Seite:von 14
PDF herunterladen
Neu laden
herunterladen
1
SEPTEMBER 2002
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
2002 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. DSC-2655/2
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40
°°
°°
°C to +85
°°
°°
°C) is available
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0 - D8
LD
OFFSET REGISTER
INPUT REGISTER
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
WRITE CONTROL
LOGIC
WRITE POINTER
OUTPUT REGISTER
READ CONTROL
LOGIC
READ POINTER
FLAG
LOGIC
EF
PAE
PAF
FF
RESET LOGIC
OE
REN2
REN1
RS
RCLK
2655 drw01
Q0 - Q8
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1, REN2). The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for PAE and PAF, respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
Verzeichnis

72221L25JG Datenblatt-PDF

72221L25JG Anderes Datenblatt
Integrated Device Technology
14 Seiten, 127 KB
72221L25JG Anwendungshinweis
Integrated Device Technology
14 Seiten, 149 KB

72221L25 Datenblatt-PDF

72221L25JG
Anderes Datenblatt
Integrated Device Technology
FIFO Mem Sync Dual Depth/Width Uni-Dir 1K x 9 32Pin PLCC Tray
72221L25J
Datenblatt PDF
Integrated Device Technology
FIFO Mem Sync Dual Depth/Width Uni-Dir 1K x 9 32Pin PLCC Tray
72221L25PF
Datenblatt PDF
Integrated Device Technology
FIFO, 1KX9, 15ns, Synchronous, CMOS, PQFP32, TQFP-32
72221L25JI
Datenblatt PDF
Integrated Device Technology
Ic Fifo Sync 1kx9 25ns 32plcc
72221L25JI8
Datenblatt PDF
Integrated Device Technology
FIFO Mem Sync Dual Depth/Width Uni-Dir 1K x 9 32Pin PLCC T/R
72221L25PFI
Datenblatt PDF
Integrated Device Technology
FIFO, 1KX9, 15ns, Synchronous, CMOS, PQFP32, TQFP-32
72221L25PF8
Datenblatt PDF
Integrated Device Technology
Ic Fifo Sync 1kx9 25ns 32qfp
72221L25PFI8
Datenblatt PDF
Integrated Device Technology
FIFO, 1KX9, 15ns, Synchronous, CMOS, PQFP32, TQFP-32
72221L25J8
Datenblatt PDF
Integrated Device Technology
Ic Fifo Sync 1kx9 25ns 32plcc
72221L25PF8
Datenblatt PDF
Renesas Electronics
IC FIFO SYNC 1KX9 25NS 32QFP
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden