Web Analytics
Datasheet
Teiledatenblatt > Clock Buffer, Driver, PLL IC > ON Semiconductor > NB6N11SMNG Datenblatt-PDF > NB6N11SMNG Anwendungshinweis Seite 1/10

NB6N11SMNG Anwendungshinweis - ON Semiconductor

Aktualisierte Uhrzeit: 2025-05-07 02:45:54 (UTC+8)

NB6N11SMNG Anwendungshinweis

Seite:von 10
PDF herunterladen
Neu laden
herunterladen
© Semiconductor Components Industries, LLC, 2014
November, 2014 − Rev. 7
1 Publication Order Number:
NB6N11S/D
NB6N11S
3.3 V 1:2 AnyLevelE Input
to LVDS Fanout Buffer /
Translator
Description
The NB6N11S is a differential 1:2 Clock or Data Receiver and will
accept AnyLevel input signals: LVPECL, CML, LVCMOS, LVTTL,
or LVDS. These signals will be translated to LVDS and two identical
copies of Clock or Data will be distributed, operating up to 2.0 GHz or
2.5 Gb/s, respectively. As such, the NB6N11S is ideal for SONET,
GigE, Fiber Channel, Backplane and other Clock or Data distribution
applications.
The NB6N11S has a wide input common mode range from
GND + 50 mV to V
CC
50 mV. Combined with the 50 W internal
termination resistors at the inputs, the NB6N11S is ideal for
translating a variety of differential or single−ended Clock or Data
signals to 350 mV typical LVDS output levels.
The NB6N11S is functionally equivalent to the EP11, LVEP11,
SG11 or 7L11M devices and is offered in a small, 3 mm X 3 mm,
16−QFN package. Application notes, models, and support
documentation are available at www.onsemi.com
.
The NB6N11S is a member of the ECLinPS MAX family of high
performance products.
Features
Maximum Input Clock Frequency > 2.0 GHz
Maximum Input Data Rate > 2.5 Gb/s
1 ps Maximum of RMS Clock Jitter
Typically 10 ps of Data Dependent Jitter
380 ps Typical Propagation Delay
120 ps Typical Rise and Fall Times
Functionally Compatible with Existing 3.3 V LVEL, LVEP, EP, and
SG Devices
These are Pb−Free Devices
TIME (58 ps/div)
Figure 2. Typical Output Waveform at 2.488 Gb/s with
PRBS 2
23−1
(V
INPP
= 400 mV; Input Signal DDJ = 14 ps)
VOLTAGE (130 mV/div)
Device DDJ = 10 ps
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G = Pb−Free Package
*For additional marking information, refer to
Application Note AND8002/D.
MARKING
DIAGRAM*
QFN−16
MN SUFFIX
CASE 485G
www.onsemi.com
1
Q0
Q0
Q1
Q1
D
D
V
TD
V
TD
Figure 1. Logic Diagram
(Note: Microdot may be in either location)
16
NB6N
11S
ALYW G
G
1
See detailed ordering and shipping information in the package
dimensions section on page 9 of this data sheet.
ORDERING INFORMATION
Verzeichnis

NB6N11SMNG Datenblatt-PDF

NB6N11SMNG Datenblatt PDF
ON Semiconductor
10 Seiten, 208 KB
NB6N11SMNG Anderes Datenblatt
ON Semiconductor
11 Seiten, 292 KB
NB6N11SMNG Diagramme zeichnen
ON Semiconductor
2 Seiten, 56 KB
NB6N11SMNG Anwendungshinweis
ON Semiconductor
10 Seiten, 224 KB
NB6N11SMNG Notizdatei
ON Semiconductor
5 Seiten, 289 KB

NB6N11 Datenblatt-PDF

NB6N11SMNG
Datenblatt PDF
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP Tube
NB6N11SMNR2G
Datenblatt PDF
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP T/R
NB6N11SMNGEVB
Datenblatt PDF
ON Semiconductor
Clock & Timer Development Tools EVAL BRD NB6N11SMNG
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden