Web Analytics
Datasheet
Teiledatenblatt > Microprocessor IC > NXP > P1021NSN2DFB Datenblatt-PDF > P1021NSN2DFB Benutzerreferenzhandbuch Seite 1/84
P1021NSN2DFB
€ 34.58
Preis von AiPCBA

P1021NSN2DFB Benutzerreferenzhandbuch - NXP

  • Hersteller:
    NXP
  • Kategorie:
    Microprocessor IC
  • Fallpaket
    BBGA-689
  • Beschreibung:
    QorIQ, Power Arch 32Bit SoC, 2 X 533MHz, GbE, DDR2/3, ECC, QE, PCIe, USB, TDM, 0 to 125C, R1.1
Aktualisierte Uhrzeit: 2025-05-01 17:17:57 (UTC+8)

P1021NSN2DFB Benutzerreferenzhandbuch

Seite:von 84
PDF herunterladen
Neu laden
herunterladen
Freescale Semiconductor
Application Note
© Freescale Semiconductor, Inc., 2005. All rights reserved.
Preliminary—Subject to Change Without Notice
This application note provides information to programmers
so that they may write optimal code for the PowerPC™ e500
embedded microprocessor cores. The target audience
includes performance-oriented writers of both compilers and
hand-coded assembly.
1 Overview
The e500 core implements the Book E version of the
PowerPC architecture. In addition, the e500 core adheres to
the Freescale Book E implementation standards (EIS). These
standards were developed to ensure consistency among
Freescale’s Book E implementations.
This document may be regarded as a companion to The
PowerPC™ Compiler Writers Guide (CWG) with major
updates specific to the e500 core. This document is not
intended as a guide for making a basic PowerPC compiler
work. For basic compiler guidelines, see the CWG. However,
many of the code sequences suggested in the CWG are not
optimal for the e500 core.
The following documentation provides information about
the e500 core as well as some more general information
about Book E architecture:
PowerPC™ e500 Core Complex Reference Manual
(functional description)
EREF: A Reference for Freescale Book E and the
e500 Core (programming model). The EREF
AN2665
Rev. 0, 04/2005
Contents
1. Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
2. e500 Core Processor . . . . . . . . . . . . . . . . . . . . . . . . . 10
3. e500 Core Microarchitecture . . . . . . . . . . . . . . . . . . 13
4. Pipeline Rule Overview . . . . . . . . . . . . . . . . . . . . . . 15
5. Fetch Stage Considerations . . . . . . . . . . . . . . . . . . . . 16
6. Decode Considerations . . . . . . . . . . . . . . . . . . . . . . . 31
7. Issue Queue Considerations . . . . . . . . . . . . . . . . . . . 33
8. Execute Stage Considerations . . . . . . . . . . . . . . . . . . 34
9. Completion Stage Considerations . . . . . . . . . . . . . . . 39
10. Write Back Stage Considerations . . . . . . . . . . . . . . . 41
11. Instruction Attributes . . . . . . . . . . . . . . . . . . . . . . . . 41
12. Application of Microarchitecture to Optimal Code . 48
13. Branch Execution . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
14. General Instruction Choice and Scheduling . . . . . . . 55
15. SPE-Specific Optimizations . . . . . . . . . . . . . . . . . . . 56
16. Load/Store-Specific Optimizations . . . . . . . . . . . . . . 58
17. SPE Examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58
18. Optimized Code Sequences . . . . . . . . . . . . . . . . . . . 71
19. Improvements by Compilers . . . . . . . . . . . . . . . . . . . 77
20. Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
Appendix A. e500 Rule Summary . . . . . . . . . . . . . . . . . . . .79
e500 Software Optimization Guide (eSOG)

P1021NSN2DFB Datenblatt-PDF

P1021NSN2DFB Datenblatt PDF
NXP
2 Seiten, 219 KB
P1021NSN2DFB Benutzerreferenzhandbuch
NXP
84 Seiten, 781 KB
P1021NSN2DFB Programmierhandbuch
NXP
35 Seiten, 458 KB
P1021NSN2DFB Anderes Datenblatt
NXP
548 Seiten, 5574 KB
P1021NSN2DFB Anwendungshinweis
NXP
48 Seiten, 914 KB
P1021NSN2DFB Eigenschaften Beschreibung Parameter
NXP
52 Seiten, 2408 KB

P1021NSN2 Datenblatt-PDF

P1021NSN2HFB
Datenblatt PDF
Freescale
MPU QorIQ P1021 45nm 800MHz 689Pin TEBGA II EACH
P1021NSN2DFB
Datenblatt PDF
Freescale
MPU QorIQ P1021 45nm 533MHz 689Pin TEBGA II EACH
P1021NSN2FFB
Datenblatt PDF
Freescale
IC MPU Q OR IQ 800MHz 689TEPBGA
P1021NSN2HFB
Datenblatt PDF
NXP
MPU QorIQ RISC 32Bit 800MHz 1.5V/1.8V/2.5V/3.3V 689Pin TEPBGA
P1021NSN2DFB
Datenblatt PDF
NXP
QorIQ, Power Arch 32Bit SoC, 2 X 533MHz, GbE, DDR2/3, ECC, QE, PCIe, USB, TDM, 0 to 125C, R1.1
P1021NSN2FFB
Datenblatt PDF
NXP
IC MPU Q OR IQ 800MHz 689TEBGA
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden