Web Analytics
Datasheet
Teiledatenblatt > FPGA Chip > Altera > EP1S30F780C7 Datenblatt-PDF > EP1S30F780C7 Programmierhandbuch Seite 1/128
EP1S30F780C7
€ 657.22
Preis von AiPCBA

EP1S30F780C7 Programmierhandbuch - Altera

Aktualisierte Uhrzeit: 2025-06-01 18:17:48 (UTC+8)

EP1S30F780C7 Programmierhandbuch

Seite:von 128
PDF herunterladen
Neu laden
herunterladen
Altera Corporation 1
FLEX 10K
Embedded Programmable
Logic Device Family
January 2003, ver. 4.2 Data Sheet
DS-F10K-4.2
®
Includes
FLEX 10KA
Features...
The industry’s first embedded programmable logic device (PLD)
family, providing System-on-a-Programmable-Chip (SOPC)
integration
Embedded array for implementing megafunctions, such as
efficient memory and specialized logic functions
Logic array for general logic functions
High density
10,000 to 250,000 typical gates (see Tables 1 and 2)
Up to 40,960 RAM bits; 2,048 bits per embedded array block
(EAB), all of which can be used without reducing logic capacity
System-level features
MultiVolt
TM
I/O interface support
5.0-V tolerant input pins in FLEX
®
10KA devices
Low power consumption (typical specification less than 0.5 mA
in standby mode for most devices)
FLEX 10K and FLEX 10KA devices support peripheral
component interconnect Special Interest Group (PCI SIG) PCI
Local Bus Specification, Revision 2.2
FLEX 10KA devices include pull-up clamping diode, selectable
on a pin-by-pin basis for 3.3-V PCI compliance
Select FLEX 10KA devices support 5.0-V PCI buses with eight or
fewer loads
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming any device logic
Table 1. FLEX 10K Device Features
Feature EPF10K10
EPF10K10A
EPF10K20 EPF10K30
EPF10K30A
EPF10K40 EPF10K50
EPF10K50V
Typical gates (logic and RAM) (1) 10,000 20,000 30,000 40,000 50,000
Maximum system gates 31,000 63,000 69,000 93,000 116,000
Logic elements (LEs) 576 1,152 1,728 2,304 2,880
Logic array blocks (LABs) 72 144 216 288 360
Embedded array blocks (EABs) 3 6 6 8 10
Total RAM bits 6,144 12,288 12,288 16,384 20,480
Maximum user I/O pins 150 189 246 189 310
Verzeichnis

EP1S30F780C7 Datenblatt-PDF

EP1S30F780C7 Benutzerreferenzhandbuch
Altera
292 Seiten, 3555 KB
EP1S30F780C7 Programmierhandbuch
Altera
128 Seiten, 1853 KB
EP1S30F780C7 Anderes Datenblatt
Altera
7 Seiten, 212 KB

EP1S30F780 Datenblatt-PDF

EP1S30F780C7N
Benutzerreferenzhandbuch
Altera
Field Programmable Gate Array, 3819 CLBs, 32470-Cell, CMOS, PBGA780, 29 X 29MM, 1MM PITCH, LEAD FREE, FBGA-780
EP1S30F780I6
Benutzerreferenzhandbuch
Altera
FPGA Stratix® Family 32470 Cells 450.05MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C7
Benutzerreferenzhandbuch
Altera
FPGA Stratix® Family 32470 Cells 420.17MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780I6N
Datenblatt PDF
Altera
FPGA Stratix Family 32470 Cells 450.05MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C5N
Benutzerreferenzhandbuch
Altera
FPGA Stratix® Family 32470 Cells 500MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C8
Datenblatt PDF
Altera
FPGA Stratix® Family 32470 Cells 357.14MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C6
Datenblatt PDF
Altera
FPGA Stratix® Family 32470 Cells 450.05MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C8N
Benutzerreferenzhandbuch
Altera
FPGA Stratix® Family 32470 Cells 357.14MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C6N
Benutzerreferenzhandbuch
Altera
FPGA Stratix Family 32470 Cells 450.05MHz 130nm Technology 1.5V 780Pin FC-FBGA
EP1S30F780C5
Benutzerreferenzhandbuch
Altera
FPGA Stratix® Family 32470 Cells 500MHz 130nm Technology 1.5V 780Pin FC-FBGA
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden