Web Analytics
Datasheet
Teiledatenblatt > CPLD chip > Lattice Semiconductor > ISPLSI2032A-80LT44 Datenblatt-PDF > ISPLSI2032A-80LT44 Programmierhandbuch Seite 1/16

ISPLSI2032A-80LT44 Programmierhandbuch - Lattice Semiconductor

Aktualisierte Uhrzeit: 2025-05-19 07:25:57 (UTC+8)

ISPLSI2032A-80LT44 Programmierhandbuch

Seite:von 16
PDF herunterladen
Neu laden
herunterladen
ispLSI
®
2032/A
In-System Programmable High Density PLD
2032_11 1
USE ispLSI 2032E FOR NEW DESIGNS
Lead-
Free
Package
Options
Available!
Features
ENHANCEMENTS
ispLSI 2032A is Fully Form and Function Compatible
to the ispLSI 2032, with Identical Timing
Specifcations and Packaging
ispLSI 2032A is Built on an Advanced 0.35 Micron
E
2
CMOS
®
Technology
HIGH DENSITY PROGRAMMABLE LOGIC
1000 PLD Gates
32 I/O Pins, Two Dedicated Inputs
32 Registers
High Speed Global Interconnect
Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
Small Logic Block Size for Random Logic
HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
fmax = 180 MHz Maximum Operating Frequency
tpd = 5.0 ns Propagation Delay
TTL Compatible Inputs and Outputs
Electrically Erasable and Reprogrammable
Non-Volatile
100% Tested at Time of Manufacture
Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
In-System Programmable (ISP™) 5V Only
Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
Reprogram Soldered Devices for Faster Prototyping
OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
Complete Programmable Device Can Combine Glue
Logic and Structured Designs
Enhanced Pin Locking Capability
Three Dedicated Clock Input Pins
Synchronous and Asynchronous Clocks
Programmable Output Slew Rate Control to
Minimize Switching Noise
Flexible Pin Placement
Optimized Global Routing Pool Provides Global
Interconnectivity
Lead-Free Package Options
Description
The ispLSI 2032 and 2032A are High Density Program-
mable Logic Devices. The devices contain 32 Registers,
32 Universal I/O pins, two Dedicated Input Pins, three
Dedicated Clock Input Pins, one dedicated Global OE
input pin and a Global Routing Pool (GRP). The GRP
provides complete interconnectivity between all of these
elements. The ispLSI 2032 and 2032A feature 5V in-
system programmability and in-system diagnostic
capabilities. The ispLSI 2032 and 2032A offer non-
volatile reprogrammability of the logic, as well as the
interconnect to provide truly reconfigurable systems.
The basic unit of logic on these devices is the Generic
Logic Block (GLB). The GLBs are labeled A0, A1 .. A7
(Figure 1). There are a total of eight GLBs in the ispLSI
2032 and 2032A devices. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
Functional Block Diagram
Global Routing Pool
(GRP)
A0
A1
A3
Input Bus
Output Routing Pool (ORP)
A7
A6
A5
A4
Input Bus
Output Routing Pool (ORP)
A2
GLB
Logic
Array
DQ
DQ
DQ
DQ
0139Bisp/2000
Copyright © 2006 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
August 2006
Select devices have been discontinued.
See Ordering Information section for product status.
Verzeichnis

ISPLSI2032A-80LT44 Datenblatt-PDF

ISPLSI2032A-80LT44 Datenblatt PDF
Lattice Semiconductor
15 Seiten, 137 KB
ISPLSI2032A-80LT44 Programmierhandbuch
Lattice Semiconductor
16 Seiten, 402 KB

ISPLSI2032A80 Datenblatt-PDF

ISPLSI 2032A-80LJ44 Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin PLCC
ISPLSI 2032A-80LJN44 Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin PLCC
ISPLSI2032A-80LT44 Datenblatt PDF
Lattice Semiconductor
In-System Programmable High Density PLD
ISPLSI2032A-80LTN44 Programmierhandbuch
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin TQFP
ISPLSI2032A-80LJ44 Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI® 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin PLCC
ISPLSI2032A-80LT44I Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um (EECMOS) Technology 5V 44Pin TQFP
ISPLSI 2032A-80LTN44 Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin TQFP
ISPLSI 2032A-80LTN48 Benutzerreferenzhandbuch
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 48Pin TQFP
ISPLSI 2032A-80LT48I Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 48Pin TQFP
ISPLSI 2032A-80LJN44I Programmierhandbuch
Lattice Semiconductor
CPLD ispLSI® 2000A Family 1K Gates 32 Macro Cells 84MHz 0.35um Technology 5V 44Pin PLCC
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden