Web Analytics
sales@aipcba.com
DE
Lieferung elektronischer Komponenten > TI >

TMS320DM640 Bestand und Preise

TI Video/Imaging Fixed-Point Digital Signal Processor
0
Das gezeigte Bild ist nur eine Darstellung. Genaue Spezifikationen sind dem Produktdatenblatt zu entnehmen.
TMS320DM640 TI
TI
  • Hersteller:
    TI
  • Hersteller-Nr:
    TMS320DM640
  • AiPCBA-Teilenummer:
    CM355810566
  • Preis (EUR):
  • AiPCBA-Lager:
    261 Stk
  • Verfügbarkeit:
    192 Stück auf Lager
    Lagerbestand des Lieferanten, muss mit dem Verkauf bestätigt werden
  • Produktbeschreibung:
    Video/Imaging Fixed-Point Digital Signal Processor
  • Dokumentation: 3D-Modell
TMS320DM640 Kaufen TMS320DM640 Bestand & Preis aktualisiert um 2025-06-14 03:50:22
  • Aktualisieren
    Teilenummer: TMS320DM640
    AiPCBA P/N: CM355810566
    Hersteller: TI
    Preis
    Gesamt: 453 Stk
    MOQ: 1
    Versand von: Lagerhaus Hongkong
    Versanddatum: 2025/06/19 (erwartet)
  • Kaufen
    • *Mengenangebot anfordern?
    • *Bestand ändert sich sehr schnell
    • Kontakt sofort!
    *Aufgrund des Lagerbestands bitte weiter schwanken Kontakt für den neusten Preis und Lagerbestand.

    Teilebestand prüfen

    Bestandsprüfung
    108.116 Teile im AiPCBA-Lager gelagert
    Erinnerungen zur Betrugsprävention
    Kürzlich haben wir festgestellt, dass Kriminelle vorgaben, AiPCBA zu sein, um zu betrügen oder zu versuchen, Fälschungen zu verkaufen ausgefallene Komponenten zu günstigen Preisen.
    AiPCBA hat ein Komponentenprüflabor im Jahr 2021 mit dem Ziel, qualitätsgesicherte Komponenten bereitzustellen.
    Wir empfehlen unseren Kunden dringend, sich für zuverlässige Komponentenlieferanten zu entscheiden.
    Bitte beachten Sie, dass die einzigen offiziellen Website- und E-Mail-Suffixe sind aipcba.com
    TMS320DM640 Spezifikationen Ähnliche Produkte anzeigen (99+)
    TYP
    BESCHREIBUNG
    AUSWÄHLEN
    Hersteller
    TI
    Verpackung
    548FC/CSP, 548FCBGA
    3D-Modell
     3D-Modell
    Ähnliche Produkte anzeigen
    TMS320DM640 Datenblatt-PDF
    TMS320DM640 Datenblatt PDF
    178 Pages, 2103 KB
    2012/04/03
    Ansicht
    TMS320DM640 Benutzerreferenzhandbuch
    179 Pages, 1700 KB
    Ansicht
    Umwelt
    TYP
    BESCHREIBUNG
    RoHS-Standard
    See ti.com
    Bleifreier Status
    Lead Free
    Funktionsübersicht
    • The TMS320C64x™ DSPs (including the TMS320DM641 and TMS320DM640 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320DM641 (DM641) and TMS320DM640 (DM640) devices are based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x™ is a code-compatible member of the C6000™ DSP platform.
    • With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the DM641 device offers cost-effective solutions to high-performance DSP programming challenges.
    • With performance of up to 3200 million instructions per second (MIPS) at a clock rate of 400 MHz, the DM640 device offers cost-effective solutions to high-performance DSP programming challenges.
    • The DM641/DM640 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs)-with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI™ architecture. The DM641 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The DM640 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 1600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 3200 MMACS. The DM641/DM640 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.
    • The DM641/DM640 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 1-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: two configurable video ports (DM641); one configurable video port (DM640); a 10/100 Mb/s Ethernet MAC (EMAC); a management data input/output (MDIO) module; a VCXO interpolated control port (VIC); one 4-bit multichannel buffered audio serial port (McASP0); an inter-integrated circuit (I2C) Bus module; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a 16-bit host-port interface (HPI16); a 8-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 32-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.
    • The DM641 device has two single-channel 8-bit configurable video port peripherals (VP0 and VP1). The DM640 device has one single-channel 8-bit configurable video port peripheral (VP0). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The DM641/DM640 video port peripherals support multiple resolutions and video standards (e. g., CCIR601 and ITU-).
    • These video port peripherals are configurable and can support either video capture and/or video display modes.
    • For more details on the Video Port peripherals, see the _TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide_ (literature number SPRU629).
    • The McASP0 port supports one transmit and one receive clock zone, with four serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The DM641/DM640 has sufficient bandwidth to support all 4 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.
    • In addition, the McASP0 transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.
    • McASP0 also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.
    • The VCXO interpolated control (VIC) port provides digital-to-analog conversion with resolution from 9-bits to up to 16-bits. The output of the VIC is a single bit interpolated D/A output. For more details on the VIC port, see the _TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide_ (literature number SPRU629).
    • The ethernet media access controller (EMAC) provides an efficient interface between the DM641/DM640 DSP core processor and the network. The DM641/DM640 EMAC supports both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex, with hardware flow control and quality of service (QOS) support. The DM641/DM640 EMAC makes use of a custom interface to the DSP core that allows efficient data transmission and reception. For more details on the EMAC, see the _TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide_ (literature number SPRU628).
    • The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the DSP, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the DSP, allowing the DSP to poll the link status of the device without continuously performing costly MDIO accesses. For more details on the MDIO, see the _TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide_ (literature number SPRU628).
    • The I2C0 port on the TMS320DM641/DM640 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.
    • The DM641/DM640 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code
    • High-Performance Digital Media Processor (TMS320DM641/TMS320DM640)
    • 2.5-, 2-, 1.67-ns Instruction Cycle Time
    • 400-, 500-, 600-MHz Clock Rate
    • Eight 32-Bit Instructions/Cycle
    • 3200, 4000, 4800 MIPS
    • Fully Software-Compatible With C64x™
    • * VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word VLIW) TMS320C64x™ DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2™ Extensions:
    • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
    • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • * Load-Store Architecture With Non-Aligned Support
    • * 64 32-Bit General-Purpose Registers
    • * Instruction Packing Reduces Code Size
    • * All Instructions Conditional
    • * Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2™ Increased Orthogonality
    • * L1/L2 Memory Architecture
    • 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
    • 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
    • * Endianess: Little Endian, Big Endian
    • * 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
    • 1024M-Byte Total Addressable External Memory Space
    • * Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
    • * 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Media Independent Interface (MII)
    • 8 Independent Transmit (TX) and 1 Receive (RX) Channel
    • * Management Data Input/Output (MDIO)
    • * Two Configurable Video Ports (DM641)
    • * One Configurable Video Port (DM640)
    • Providing a Glueless I/F to Common Video Decoder and Encoder Devices
    • Supports Multiple Resolutions and Video Standards
    • * VCXO Interpolated Control Port (VIC)
    • Supports Audio/Video Synchronization
    • * Host-Port Interface (HPI) [16-Bit] (DM641)
    • * Multichannel Audio Serial Port (McASP)
    • Four Serial Data Pins
    • Wide Variety of I2S and Similar Bit Stream Format
    • Integrated Digital Audio I/F Transmitter Supports S/PDIF, IEC60958-1, AES-3, CP-430 Formats
    • * Inter-Integrated Circuit (I2C) Bus
    • * Two Multichannel Buffered Serial Ports
    • * Three 32-Bit General-Purpose Timers
    • * Eight General-Purpose I/O (GPIO) Pins
    • * Flexible PLL Clock Generator
    • * IEEE-1149.1 (JTAG†) Boundary-Scan-Compatible
    • * 548-Pin Ball Grid Array (BGA) Package (GDK and ZDK Suffixes), 0.8-mm Ball Pitch
    • * 548-Pin Ball Grid Array (BGA) Package (GNZ and ZNZ Suffixes), 1.0-mm Ball Pitch
    • * 0.13-µm/6-Level Cu Metal Process (CMOS)
    • * 3.3-V I/Os, 1.2-V Internal (-400, -500)
    • * 3.3-V I/Os, 1.4-V Internal (-600)
    • C64x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
    • All trademarks are the property of their respective owners.
    • † IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
    • TMS320C6000 and C6000 are trademarks of Texas Instruments.
    • Windows is a registered trademark of the Microsoft Corporation.

    AiPCBA-Zertifizierungen

    AiPCBA verspricht die Produktqualität und -sicherheit mit ISO 9001, ISO 13485, ISO 45001, UL-, RoHS-, CQC- und REACH-Zertifizierungen
    Prüfen Sie unsere Zertifizierungen >
    Bestelldetails & relevante Informationen
    •  Die hier aufgeführten Geschäftsbedingungen dienen nur als Referenz, die tatsächlichen AGB unterliegen dem Angebot des Verkäufers.
      - Bitte bestätigen Sie die Spezifikationen der Produkte bei der Bestellung.
      - MOQ bedeutet die Mindestbestellmenge, die erforderlich ist, um jedes Teil zu kaufen.
      - Wenn Sie spezielle Bestellanweisungen haben, vermerken Sie diese bitte auf der Bestellseite.
      - Die Pre-Shipment Inspection (PSI) wird angewendet.
      - Sie können uns jederzeit eine E-Mail senden, um den Bestellstatus zu überprüfen.
      - Bestellungen können nach Versand der Pakete nicht mehr storniert werden.
    • - TT im Voraus (Banküberweisung), PayPal kann ausgewählt werden.
      - Nur Barüberweisung. (Überweisungen mit Schecks und Wechseln werden nicht akzeptiert.)
      - Der Kunde ist für die Zahlung aller möglichen Gebühren verantwortlich, einschließlich Umsatzsteuer, Mehrwertsteuer und Zollgebühren usw.
      - Wenn Sie die detaillierte Rechnung oder Steuernummer benötigen, senden Sie uns bitte eine E-Mail.
    • - FedEx, DHL und UPS können ausgewählt werden.
      - Sie können auswählen, ob die Versandkosten von Ihrem Versandkonto oder von unserer Seite berechnet werden sollen.
      - Bitte bestätigen Sie dies im Voraus mit dem Logistikunternehmen, wenn Sie sich in einem abgelegenen Gebiet befinden.
      (Es können zusätzliche Gebühren (35-50 USD) für die Lieferung in diese Gebiete anfallen.)
      - Lieferdatum: normalerweise 2 bis 7 Werktage.
      - Tracking-Nummer wird gesendet, sobald Ihre Bestellung versandt wurde.
    • - Sorgfältig geprüft und verpackt von AiPCBA
      - Vakuumverpackung
      - Antistatische Verpackung
      - Antivibrationsschaum
    • - Einkommensqualitätskontrolle (IQC), über 800 qualifizierte Vertriebspartner.
      - 500 m² Labor für fortschrittliche Komponententests, Fälschungserkennung, RoHS-konform usw.
      - 2000 m² digitales Komponentenlager, konstante Temperatur und Luftfeuchtigkeit
      - Entkapselungsinspektion
      - Röntgeninspektion
      - XRF-Inspektion
      - Elektrische Prüfung
      - Oberflächenprüfung
    • - Substandard- und Fälschungserkennung
      - Fehleranalyse
      - Elektrische Prüfung
      - Lebenszyklus- und Zuverlässigkeitstests
      - AiPCBA hat 2021 ein Komponententestlabor eingerichtet
      Mehr erfahren >

    Lieferservice für elektronische Komponenten

    Jetzt prüfen
    SN:H0.23333LO0V18Q0QC0S1
    Kontakt online
    Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
    Ihre E-Mail *
    Nachricht *
    Senden